NEWSROOM
•
Silicon Interfaces announces the release of its new RapidIO Physical Layer Interface OpenVera Verification IP
CAMPBELL, Calif. - May 9, 2007-Silicon Interfaces, a high-end design services and leading provider for IPs in Europe, North America and Asia-Pacific, under their IP Development Program - Silicon Cores: Core to the Intelligent Systems®, today announced the availability of RapidIO Physical Layer Interface Open Vera Verification IP. The VIP is the latest addition to the portfolio of Silicon Interfaces Verification IPs.
Silicon Interfaces' RapidIO Physical Layer Interface OpenVera Verification IP is a fully documented, off the shelf component for the verification of the RapidIO Physical Layer Interface Controller. RapidIO is a Packet-switched Interconnect primarily intended for an Intra-system Interface for chip-to-chip and board-to-board communications at Gigabyte-per-second performance levels.
OpenVera Verification is a comprehensive test bench automation solution for module, block and full system verification. Open Vera is an intuitive, high-level, object-oriented programming language developed specifically to meet the unique requirements of Functional Verification. OpenVera enables generation of high coverage, constraint-driven random stimulus generation. With OpenVera, it is easy to quickly model the target environment at a high level of abstraction while automatically generating constrained random stimulus.
Constraint driven random stimulus in Open Vera enables the detection of a wide range of bugs including functional and corner cases. Along with it, Open Vera supports Multilanguage Verification namely all HDLs including VHDL, Verilog and SystemC.
Product Highlights:
•
Full Randomized Flow Control of the Packets.
•
Input number of Packets from the Command Line.
•
Creation and use of reusable verification components.
•
Single User entry driven root-level Seed.
•
Randomized selection of various Packet generation tasks.
•
Optional Inclusion of OpenVera Assertions Engine.
•
Score Board for User / Link Interface.
•
Score Board for Fabric Interface.
•
Optional Randomized Injection of Control Symbols on the Fabric Interface.
•
Full Automation in conjunction with constraint-driven randomization.
•
Loop-Back mechanism for the Packets transmitted by the DUT to the Fabric.
•
Preliminary DUT Health Check-up, to check its heart beat prior to transmission.
•
Randomizing pulsing of TIME-OF-DAY Control Symbol from User / Link.
•
Interface.
•
Randomized Byte Enable for Data on User / Link Interface.
•
Supported with 'DEFINES' file for Top-level OpenVera Testbench, User / Link and Fabric end tasks.
•
Randomized Inter-packet gap generation.
•
This product comes along with highly comprehensive documentation.
For a complete listing of features and pricing of RapidIO Physical Layer Interface OpenVera VIP, visit the Silicon Cores web site at www.siliconcores.com
Availability
The RapidIO Physical Layer Interface OpenVera VIP is available now.
See this press release at
• Design and Reuse website
• EDN website
• SOC Central website
<Back to news main
NEWSROOM
•
Silicon Interfaces announces the release of its new RapidIO Physical Layer Interface OpenVera Verification IP
CAMPBELL, Calif. - May 9, 2007-Silicon Interfaces, a high-end design services and leading provider for IPs in Europe, North America and Asia-Pacific, under their IP Development Program - Silicon Cores: Core to the Intelligent Systems®, today announced the availability of RapidIO Physical Layer Interface Open Vera Verification IP. The VIP is the latest addition to the portfolio of Silicon Interfaces Verification IPs.
Silicon Interfaces' RapidIO Physical Layer Interface OpenVera Verification IP is a fully documented, off the shelf component for the verification of the RapidIO Physical Layer Interface Controller. RapidIO is a Packet-switched Interconnect primarily intended for an Intra-system Interface for chip-to-chip and board-to-board communications at Gigabyte-per-second performance levels.
OpenVera Verification is a comprehensive test bench automation solution for module, block and full system verification. Open Vera is an intuitive, high-level, object-oriented programming language developed specifically to meet the unique requirements of Functional Verification. OpenVera enables generation of high coverage, constraint-driven random stimulus generation. With OpenVera, it is easy to quickly model the target environment at a high level of abstraction while automatically generating constrained random stimulus.
Constraint driven random stimulus in Open Vera enables the detection of a wide range of bugs including functional and corner cases. Along with it, Open Vera supports Multilanguage Verification namely all HDLs including VHDL, Verilog and SystemC.
Product Highlights:
•
Full Randomized Flow Control of the Packets.
•
Input number of Packets from the Command Line.
•
Creation and use of reusable verification components.
•
Single User entry driven root-level Seed.
•
Randomized selection of various Packet generation tasks.
•
Optional Inclusion of OpenVera Assertions Engine.
•
Score Board for User / Link Interface.
•
Score Board for Fabric Interface.
•
Optional Randomized Injection of Control Symbols on the Fabric Interface.
•
Full Automation in conjunction with constraint-driven randomization.
•
Loop-Back mechanism for the Packets transmitted by the DUT to the Fabric.
•
Preliminary DUT Health Check-up, to check its heart beat prior to transmission.
•
Randomizing pulsing of TIME-OF-DAY Control Symbol from User / Link.
•
Interface.
•
Randomized Byte Enable for Data on User / Link Interface.
•
Supported with 'DEFINES' file for Top-level OpenVera Testbench, User / Link and Fabric end tasks.
•
Randomized Inter-packet gap generation.
•
This product comes along with highly comprehensive documentation.
For a complete listing of features and pricing of RapidIO Physical Layer Interface OpenVera VIP, visit the Silicon Cores web site at www.siliconcores.com
Availability
The RapidIO Physical Layer Interface OpenVera VIP is available now.
See this press release at
• Design and Reuse website
• EDN website
• SOC Central website
<Back to news main
Some trademarks, copyrights or patents may be restricted ownership based on geographical locations. All
trademarks and copyrights or patents are acknowledged.
Designed and maintained by Silicon Interfaces. Copyright © 1999 - Silicon Interfaces Private
Limited, India. All rights reserved.
Privacy Statement & Terms of use
Code of Conduct
Environment Health and Safety.
Privacy Statement & Terms of use
Code of Conduct
Environment Health and Safety.